# International IOR Rectifier

# IRF6710S2TRPbF IRF6710S2TR1PbF

DirectFET™ Power MOSFET ②

Typical values (unless otherwise specified)

| V <sub>DSS</sub>   | Vo                             | V <sub>GS</sub> |                | R <sub>DS(on)</sub> R <sub>DS(o</sub> |    | DS(on) |              |
|--------------------|--------------------------------|-----------------|----------------|---------------------------------------|----|--------|--------------|
| 25V ma             | 5V max   ±20V max   4.5mΩ@ 10V |                 | max 4.5mΩ@ 10V |                                       | ٧  | 9.0m   | 2@ 4.5V      |
| Q <sub>g tot</sub> | $\mathbf{Q}_{gd}$              | Q               | gs2            | $\mathbf{Q}_{rr}$                     | C  | oss    | $V_{gs(th)}$ |
| 8.8nC              | 3.0nC                          | 1.3             | nC             | 8.0nC                                 | 4. | 4nC    | 1.8V         |





• RoHS Compliant Containing No Lead and Halogen Free ①

• Low Profile (<0.7 mm)

- Dual Sided Cooling Compatible ①
- Ultra Low Package Inductance
- Optimized for High Frequency Switching ①
- Ideal for CPU Core DC-DC Converters
- Optimized for Control FET Application①
- Compatible with existing Surface Mount Techniques ①
- 100% Rg tested

Applicable DirectFET Outline and Substrate Outline ①

|    | 00 |    |    |    |    |    |    |  |
|----|----|----|----|----|----|----|----|--|
| S1 | S2 | SB | M2 | M4 | L4 | L6 | L8 |  |

### **Description**

The IRF6710S2TRPbF combines the latest HEXFET® Power MOSFET Silicon technology with the advanced DirectFET™ packaging to achieve improved performance in a package that has the footprint of a MICRO-8 and only 0.7 mm profile. The DirectFET package is compatible with existing layout geometries used in power applications, PCB assembly equipment and vapor phase, infra-red or convection soldering techniques, when application note AN-1035 is followed regarding the manufacturing methods and processes. The DirectFET package allows dual sided cooling to maximize thermal transfer in power systems, improving previous best thermal resistance by 80%.

The IRF6710S2TRPbF has low gate resistance and low charge along with ultra low package inductance providing significant reduction in switching losses. The reduced losses make this product ideal for high efficiency DC-DC converters that power the latest generation of processors operating at higher frequencies. The IRF6710S2TRPbF has been optimized for the control FET socket of synchronous buck operating from 12 volt bus converters.

**Absolute Maximum Ratings** 

|                                        | Parameter                                         | Max. | Units |
|----------------------------------------|---------------------------------------------------|------|-------|
| $V_{DS}$                               | Drain-to-Source Voltage                           | 25   | V     |
| V <sub>GS</sub>                        | Gate-to-Source Voltage                            | ±20  |       |
| I <sub>D</sub> @ T <sub>A</sub> = 25°C | Continuous Drain Current, V <sub>GS</sub> @ 10V ③ | 12   |       |
| I <sub>D</sub> @ T <sub>A</sub> = 70°C | Continuous Drain Current, V <sub>GS</sub> @ 10V ③ | 10   | Α     |
| I <sub>D</sub> @ T <sub>C</sub> = 25°C | Continuous Drain Current, V <sub>GS</sub> @ 10V ④ | 37   |       |
| I <sub>DM</sub>                        | Pulsed Drain Current ®                            | 100  |       |
| E <sub>AS</sub>                        | Single Pulse Avalanche Energy ®                   | 24   | mJ    |
| I <sub>AR</sub>                        | Avalanche Current ©                               | 10   | Α     |



Fig 1. Typical On-Resistance vs. Gate Voltage



Fig 2. Typical Total Gate Charge vs Gate-to-Source Voltage

#### Notes:

- ① Click on this section to link to the appropriate technical paper.
- ② Click on this section to link to the DirectFET Website.
- 3 Surface mounted on 1 in. square Cu board, steady state.
- ④ T<sub>C</sub> measured with thermocouple mounted to top (Drain) of part.
- S Repetitive rating; pulse width limited by max. junction temperature.
- © Starting  $T_{J} = 25^{\circ}C$ , L = 0.49mH,  $R_{G} = 25\Omega$ ,  $I_{AS} = 10A$ .

### Static @ T<sub>J</sub> = 25°C (unless otherwise specified)

|                                                                    | Parameter                                           | Min. | Тур. | Max. | Units | Conditions                                        |
|--------------------------------------------------------------------|-----------------------------------------------------|------|------|------|-------|---------------------------------------------------|
| BV <sub>DSS</sub>                                                  | Drain-to-Source Breakdown Voltage                   | 25   |      |      | ٧     | $V_{GS} = 0V, I_D = 250\mu A$                     |
| $\Delta \mathrm{BV}_{\mathrm{DSS}}/\Delta \mathrm{T}_{\mathrm{J}}$ | Breakdown Voltage Temp. Coefficient                 |      | 17   |      | mV/°C | Reference to 25°C, I <sub>D</sub> = 1mA           |
| R <sub>DS(on)</sub>                                                | Static Drain-to-Source On-Resistance                |      | 4.5  | 5.9  | mΩ    | V <sub>GS</sub> = 10V, I <sub>D</sub> = 12A ⑦     |
|                                                                    |                                                     |      | 9.0  | 11.9 |       | $V_{GS} = 4.5V, I_D = 10A$ ⑦                      |
| $V_{GS(th)}$                                                       | Gate Threshold Voltage                              | 1.4  | 1.8  | 2.4  | ٧     | $V_{DS} = V_{GS}$ , $I_D = 25\mu A$               |
| $\Delta V_{GS(th)}/\Delta T_J$                                     | Gate Threshold Voltage Coefficient                  |      | -7.0 |      | mV/°C |                                                   |
| I <sub>DSS</sub>                                                   | Drain-to-Source Leakage Current                     |      |      | 1.0  | μΑ    | $V_{DS} = 20V, V_{GS} = 0V$                       |
|                                                                    |                                                     |      |      | 150  |       | $V_{DS} = 20V, V_{GS} = 0V, T_{J} = 125^{\circ}C$ |
| I <sub>GSS</sub>                                                   | Gate-to-Source Forward Leakage                      |      |      | 100  | nA    | V <sub>GS</sub> = 20V                             |
|                                                                    | Gate-to-Source Reverse Leakage                      |      |      | -100 | Ī     | V <sub>GS</sub> = -20V                            |
| gfs                                                                | Forward Transconductance                            | 21   |      |      | S     | $V_{DS} = 15V, I_{D} = 10A$                       |
| $Q_g$                                                              | Total Gate Charge                                   |      | 8.8  | 13   |       |                                                   |
| Q <sub>gs1</sub>                                                   | Pre-Vth Gate-to-Source Charge                       |      | 2.3  |      |       | $V_{DS} = 13V$                                    |
| Q <sub>gs2</sub>                                                   | Post-Vth Gate-to-Source Charge                      |      | 1.3  |      | nC    | $V_{GS} = 4.5V$                                   |
| $Q_{gd}$                                                           | Gate-to-Drain Charge                                |      | 3.0  |      |       | I <sub>D</sub> = 10A                              |
| $Q_{godr}$                                                         | Gate Charge Overdrive                               |      | 2.2  |      | 1     | See Fig. 15                                       |
| Q <sub>sw</sub>                                                    | Switch Charge (Q <sub>gs2</sub> + Q <sub>gd</sub> ) |      | 4.3  |      | Ī     |                                                   |
| Q <sub>oss</sub>                                                   | Output Charge                                       |      | 4.4  |      | nC    | $V_{DS} = 10V, V_{GS} = 0V$                       |
| $R_{G}$                                                            | Gate Resistance                                     |      | 0.3  |      | Ω     |                                                   |
| t <sub>d(on)</sub>                                                 | Turn-On Delay Time                                  |      | 7.9  |      |       | V <sub>DD</sub> = 13V, V <sub>GS</sub> = 4.5V ⑦   |
| t <sub>r</sub>                                                     | Rise Time                                           |      | 20   |      | 1     | I <sub>D</sub> = 10A                              |
| t <sub>d(off)</sub>                                                | Turn-Off Delay Time                                 |      | 5.2  |      | ns    | $R_G = 6.2\Omega$                                 |
| t <sub>f</sub>                                                     | Fall Time                                           |      | 6.0  |      | 1     |                                                   |
| C <sub>iss</sub>                                                   | Input Capacitance                                   |      | 1190 |      |       | $V_{GS} = 0V$                                     |
| C <sub>oss</sub>                                                   | Output Capacitance                                  | _    | 320  |      | pF    | $V_{DS} = 13V$                                    |
| C <sub>rss</sub>                                                   | Reverse Transfer Capacitance                        |      | 150  |      | 1     | f = 1.0MHz                                        |

### **Diode Characteristics**

|                 | Parameter                 | Min. | Тур. | Max. | Units | Conditions                                          |
|-----------------|---------------------------|------|------|------|-------|-----------------------------------------------------|
| Is              | Continuous Source Current |      |      | 19   |       | MOSFET symbol                                       |
|                 | (Body Diode)              |      |      |      | Α     | showing the                                         |
| I <sub>SM</sub> | Pulsed Source Current     |      |      | 100  |       | integral reverse                                    |
|                 | (Body Diode) ⑤            |      |      |      |       | p-n junction diode.                                 |
| $V_{SD}$        | Diode Forward Voltage     |      |      | 1.0  | ٧     | $T_J = 25^{\circ}C$ , $I_S = 10A$ , $V_{GS} = 0V$ ⑦ |
| t <sub>rr</sub> | Reverse Recovery Time     |      | 14   | 21   | ns    | $T_J = 25^{\circ}C, I_F = 10A$                      |
| Q <sub>rr</sub> | Reverse Recovery Charge   |      | 8.0  | 12   | nC    | di/dt = 200A/µs ⑦                                   |

#### Notes:

⑤ Repetitive rating; pulse width limited by max. junction temperature.

 $<sup>\</sup>ensuremath{ \bigcirc }$  Pulse width  $\le 400 \mu s;$  duty cycle  $\le 2\%.$ 

**Absolute Maximum Ratings** 

|                                       | Parameter                  | Max.         | Units |
|---------------------------------------|----------------------------|--------------|-------|
| P <sub>D</sub> @T <sub>A</sub> = 25°C | Power Dissipation ③        | 1.8          | W     |
| P <sub>D</sub> @T <sub>A</sub> = 70°C | Power Dissipation ③        | 1.3          |       |
| P <sub>D</sub> @T <sub>C</sub> = 25°C | Power Dissipation ®        | 15           |       |
| T <sub>P</sub>                        | Peak Soldering Temperature | 270          | °C    |
| TJ                                    | Operating Junction and     | -55 to + 175 |       |
| T <sub>STG</sub>                      | Storage Temperature Range  |              |       |

### **Thermal Resistance**

|                     | Parameter                | Тур. | Max. | Units |
|---------------------|--------------------------|------|------|-------|
| $R_{\theta JA}$     | Junction-to-Ambient 3 ®  |      | 82   |       |
| $R_{\theta JA}$     | Junction-to-Ambient ® ®  | 12.5 |      |       |
| $R_{\theta JA}$     | Junction-to-Ambient 90   | 20   |      | °C/W  |
| $R_{\theta JC}$     | Junction-to-Case 400     |      | 9.8  |       |
| R <sub>0J-PCB</sub> | Junction-to-PCB Mounted  | 1.0  |      |       |
|                     | Linear Derating Factor ③ | 0.   | 012  | W/°C  |



Fig 3. Maximum Effective Transient Thermal Impedance, Junction-to-Ambient ①

#### Notes:

- ③ Surface mounted on 1 in. square Cu board, steady state.
- ④ T<sub>C</sub> measured with thermocouple incontact with top (Drain) of part.
- ® Used double sided cooling, mounting pad with large heatsink.
- Mounted on minimum footprint full size board with metalized back and with small clip heatsink.
- $^{\circledR}$  R $_{\theta}$  is measured at T $_{J}$  of approximately 90°C.



3 Surface mounted on 1 in. square Cu board (still air).





 Mounted on minimum footprint full size board with metalized back and with small clip heatsink. (still air)



International



Fig 4. Typical Output Characteristics



1000



Fig 6. Typical Transfer Characteristics



Fig 7. Normalized On-Resistance vs. Temperature



Fig 8. Typical Capacitance vs.Drain-to-Source Voltage



Fig 9. Typical On-Resistance vs. Drain Current and Gate Voltage

4

### International IOR Rectifier 1000 ISD, Reverse Drain Current (A) $T_J = 175^{\circ}C$ 100 T<sub>J</sub> = 25°C $T_J = -40^{\circ}C$ 10 1 = 0V<sup>V</sup>GS 0.1 0.2 0.4 0.6 8.0 1.0 1.2

 $V_{\mbox{SD}}$ , Source-to-Drain Voltage (V) Fig 10. Typical Source-Drain Diode Forward Voltage



Fig 12. Maximum Drain Current vs. Case Temperature



IRF6710S2TR/TR1PbF



Fig 11. Maximum Safe Operating Area



Fig 13. Typical Threshold Voltage vs. Junction Temperature



Fig 14. Typ. Forward Transconductance vs. Drain Current Fig 15. Maximum Avalanche Energy vs. Drain Current www.irf.com



Fig 16. Typical Avalanche Current Vs. Pulsewidth



**Fig 17.** Maximum Avalanche Energy vs. Temperature

## Notes on Repetitive Avalanche Curves, Figures 16, 17: (For further info, see AN-1005 at www.irf.com)

- Avalanche failures assumption:
   Purely a thermal phenomenon and failure occurs at a temperature far in excess of T<sub>jmax</sub>. This is validated for
- every part type. 2. Safe operation in Avalanche is allowed as long  $asT_{jmax}$  is not exceeded.
- 3. Equation below based on circuit and waveforms shown in Figures 19a, 19b.
- 4. P<sub>D (ave)</sub> = Average power dissipation per single avalanche pulse.
- 5. BV = Rated breakdown voltage (1.3 factor accounts for voltage increase during avalanche).
- 6. I<sub>av</sub> = Allowable avalanche current.
- 7.  $\Delta T$  = Allowable rise in junction temperature, not to exceed  $T_{imax}$  (assumed as 25°C in Figure 16, 17).

 $t_{av}$  = Average time in avalanche.

D = Duty cycle in avalanche = tav ·f

 $Z_{th,JC}(D, t_{av})$  = Transient thermal resistance, see figure 11)

$$\begin{split} P_{D \text{ (ave)}} &= 1/2 \text{ ( } 1.3 \cdot \text{BV} \cdot \text{I}_{av} \text{)} = \triangle \text{T} / \text{Z}_{thJC} \\ \text{I}_{av} &= 2\triangle \text{T} / \text{ [} 1.3 \cdot \text{BV} \cdot \text{Z}_{th} \text{]} \\ \text{E}_{AS \text{ (AR)}} &= P_{D \text{ (ave)}} \cdot t_{av} \end{split}$$

6 www.irf.com



Fig 18a. Gate Charge Test Circuit



Fig 18b. Gate Charge Waveform



Fig 19a. Unclamped Inductive Test Circuit



Fig 19b. Unclamped Inductive Waveforms



Fig 20a. Switching Time Test Circuit



Fig 20b. Switching Time Waveforms

www.irf.com





\* V<sub>GS</sub> = 5V for Logic Level Devices

Fig 19. Diode Reverse Recovery Test Circuit for N-Channel HEXFET® Power MOSFETs

### DirectFET™ Board Footprint, S1 Outline (Small Size Can).

Please see DirectFET application note AN-1035 for all details regarding the assembly of DirectFET.

This includes all recommendations for stencil and substrate designs.



### DirectFET™ Outline Dimension, S1 Outline (Small Size Can).

Please see AN-1035 for DirectFET assembly details and stencil and substrate design recommendations



### DirectFET™ Part Marking



www.irf.com 9

DirectFET™ Tape & Reel Dimension (Showing component orientation).



NOTE: Controlling dimensions in mm Std reel quantity is 4800 parts. (ordered as IRF6710S2TRPBF). For 1000 parts on 7" reel, order IRF6710S2TR1PBF

|                | REEL DIMENSIONS |        |           |       |        |          |         |       |  |  |
|----------------|-----------------|--------|-----------|-------|--------|----------|---------|-------|--|--|
| S <sup>r</sup> | TANDARI         | OPTION | I (QTY 48 | 00)   | TR     | 1 OPTION | (QTY 10 | 00)   |  |  |
|                | ME              | TRIC   | IMP       | ERIAL | ME     | TRIC     | IMP     | ERIAL |  |  |
| CODE           | MIN             | MAX    | MIN       | MAX   | MIN    | MAX      | MIN     | MAX   |  |  |
| Α              | 330.0           | N.C    | 12.992    | N.C   | 177.77 | N.C      | 6.9     | N.C   |  |  |
| В              | 20.2            | N.C    | 0.795     | N.C   | 19.06  | N.C      | 0.75    | N.C   |  |  |
| С              | 12.8            | 13.2   | 0.504     | 0.520 | 13.5   | 12.8     | 0.53    | 0.50  |  |  |
| D              | 1.5             | N.C    | 0.059     | N.C   | 1.5    | N.C      | 0.059   | N.C   |  |  |
| Е              | 100.0           | N.C    | 3.937     | N.C   | 58.72  | N.C      | 2.31    | N.C   |  |  |
| F              | N.C             | 18.4   | N.C       | 0.724 | N.C    | 13.50    | N.C     | 0.53  |  |  |
| G              | 12.4            | 14.4   | 0.488     | 0.567 | 11.9   | 12.01    | 0.47    | N.C   |  |  |
| Н              | 11.9            | 15.4   | 0.469     | 0.606 | 11.9   | 12.01    | 0.47    | N.C   |  |  |

#### LOADED TAPE FEED DIRECTION



| NOTE: CONTROLLING |
|-------------------|
| DIMENSIONS IN MM  |

| DIMENSIONS |       |       |          |       |  |  |  |  |
|------------|-------|-------|----------|-------|--|--|--|--|
|            | ME    | ETRIC | IMPERIAL |       |  |  |  |  |
| CODE       | MIN   | MAX   | MIN      | MAX   |  |  |  |  |
| Α          | 7.90  | 8.10  | 0.311    | 0.319 |  |  |  |  |
| В          | 3.90  | 4.10  | 0.154    | 0.161 |  |  |  |  |
| С          | 11.90 | 12.30 | 0.469    | 0.484 |  |  |  |  |
| D          | 5.45  | 5.55  | 0.215    | 0.219 |  |  |  |  |
| E          | 5.10  | 5.30  | 0.201    | 0.209 |  |  |  |  |
| F          | 6.50  | 6.70  | 0.256    | 0.264 |  |  |  |  |
| G          | 1.50  | N.C   | 0.059    | N.C   |  |  |  |  |
| Н          | 1.50  | 1.60  | 0.059    | 0.063 |  |  |  |  |

Data and specifications subject to change without notice.

This product has been designed and qualified to MSL1 rating for the Consumer market.

Additional storage requirement details for DirectFET products can be found in application note AN1035 on IR's Web site.

Qualification Standards can be found on IR's Web site.



IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105

TAC Fax: (310) 252-7903